Abstract
This paper summarizes our work on memory design and exploration for low power data-dominated embedded systems. The memory sub-system consists of an instruction cache and a data cache on-chip, and a large memory off-chip. Our procedure consists of (a) reducing the power consumption due to memory traffic by applying memory-optimizing loop transformations, and (b) using a memory exploration procedure to choose a cache configuration (cache size and line size) that satisfies the system requirements of area, number of cycles and energy consumption. The memory exploration procedure is very efficient since it exploits the trends in the cycles and energy characteristics to reduce the search space significantly.
Original language | English (US) |
---|---|
Title of host publication | IEEE International Performance, Computing and Communications Conference, Proceedings |
Pages | 135-139 |
Number of pages | 5 |
State | Published - 2001 |
Event | 20th IEEE International Performance, Computing, and Communications Conference - Phoenix, AZ, United States Duration: Apr 4 2001 → Apr 6 2001 |
Other
Other | 20th IEEE International Performance, Computing, and Communications Conference |
---|---|
Country/Territory | United States |
City | Phoenix, AZ |
Period | 4/4/01 → 4/6/01 |
ASJC Scopus subject areas
- Media Technology