TY - JOUR
T1 - A Novel Parallel Feed-Forward Current Ripple Rejection (PFFCRR) Technique for High Load Current High PSRR nMOS LDOs
AU - Lu, Yuhong
AU - Yen, Ting An
AU - Nayak, Rakshit Dambe
AU - Alevoor, Shashank
AU - Talele, Bhushan
AU - Patil, Spoorti
AU - Kunz, Keith
AU - Bakkaloglu, Bertan
N1 - Publisher Copyright:
© 1993-2012 IEEE.
PY - 2024
Y1 - 2024
N2 - There is a significant demand in systems-on-chip (SoCs) for a high-power efficiency low-dropout regulator (LDO) that provides lower dropout voltage, higher load current, and low quiescent current. A high-power supply rejection ratio (PSRR) at the mid-to-high frequency band (0.1-10 MHz) is crucial for LDO to generate low-noise power supplies when driven by switching power converters. However, this presents a significant challenge to enhancing the PSRR since the pass field-effect transistor (FET) operates in the deep triode region at high-current and dropout conditions. In this article, a parallel feed-forward current ripple rejection (PFFCRR) technique is proposed to improve the PSRR performance regardless of the operation region of the nMOS pass FET. The proposed approach senses the supply-induced current ripple and cancels the original ripple through a current path that runs parallel to the nMOS pass FET. The proposed LDO is fabricated in a 180-nm BCD process. The proposed LDO achieves a PSRR better than - 35 dB up to 10 MHz at 300-mV dropout voltage with 0.5-A load current and a load capacitor of 2.2 μ F. The PFFCRR approach achieves a PSRR improvement of 18 dB at 1 MHz at 100-mV dropout voltage with a 2.15-A load current when the pass FET operates in the deep triode region. Moreover, the proposed LDO enhances the transient performance with an overshoot and an undershoot of 40.54 and 36.45 mV, respectively, against ΔILOAD of 1 A with a slew rate of 1 A/μs.
AB - There is a significant demand in systems-on-chip (SoCs) for a high-power efficiency low-dropout regulator (LDO) that provides lower dropout voltage, higher load current, and low quiescent current. A high-power supply rejection ratio (PSRR) at the mid-to-high frequency band (0.1-10 MHz) is crucial for LDO to generate low-noise power supplies when driven by switching power converters. However, this presents a significant challenge to enhancing the PSRR since the pass field-effect transistor (FET) operates in the deep triode region at high-current and dropout conditions. In this article, a parallel feed-forward current ripple rejection (PFFCRR) technique is proposed to improve the PSRR performance regardless of the operation region of the nMOS pass FET. The proposed approach senses the supply-induced current ripple and cancels the original ripple through a current path that runs parallel to the nMOS pass FET. The proposed LDO is fabricated in a 180-nm BCD process. The proposed LDO achieves a PSRR better than - 35 dB up to 10 MHz at 300-mV dropout voltage with 0.5-A load current and a load capacitor of 2.2 μ F. The PFFCRR approach achieves a PSRR improvement of 18 dB at 1 MHz at 100-mV dropout voltage with a 2.15-A load current when the pass FET operates in the deep triode region. Moreover, the proposed LDO enhances the transient performance with an overshoot and an undershoot of 40.54 and 36.45 mV, respectively, against ΔILOAD of 1 A with a slew rate of 1 A/μs.
KW - Deep triode region
KW - high power supply rejection ratio (PSRR)
KW - low-dropout regulator (LDO)
KW - parallel feed-forward current ripple rejection (PFFCRR)
UR - http://www.scopus.com/inward/record.url?scp=85210531268&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85210531268&partnerID=8YFLogxK
U2 - 10.1109/TVLSI.2024.3497803
DO - 10.1109/TVLSI.2024.3497803
M3 - Article
AN - SCOPUS:85210531268
SN - 1063-8210
JO - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
JF - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
ER -